#### **UNIVERSITY OF CALIFORNIA**

# College of Engineering Department of Electrical Engineering and Computer Sciences

Jan M. Rabaey Homework #9 EECS 141 (Optional, Not Graded)

## Problem 1 – SRAM Design (from F'08 Final Exam)

For this problem, you should use the velocity saturated transistor model. You can assume that all transistors have a channel length of 100nm and the following parameters (unless otherwise mentioned):

#### **NMOS:**

$$\begin{split} & \textit{$V_{\textit{Tn}}$} = 0.2 V, \, \mu_n = 400 \, \, \text{cm}^2/(\text{V} \cdot \text{s}), \, C_{ox} = 1.125 \, \, \mu \text{F/cm}^2, \, \nu_{\text{sat}} = 1\text{e}7 \, \, \text{cm/s}, \, L = 100 \text{nm}, \, \gamma = \lambda = 0 \\ & \textbf{PMOS:} \\ & |\textit{$V_{\textit{Tp}}$}| = 0.2 V, \, \mu_p = 200 \, \, \text{cm}^2/(\text{V} \cdot \text{s}), \, C_{ox} = 1.125 \, \, \mu \text{F/cm}^2, \, \nu_{\text{sat}} = 1\text{e}7 \, \, \text{cm/s}, \, L = 100 \text{nm}, \, \gamma = \lambda = 0 \end{split}$$

a) Shown below is an SRAM cell during a read, where the power supply of the SRAM has been reduced to 0.65V while the VDD of the wordline is 1.2V. Note that the bitlines have also been precharged to 0.65V. With the device sizing shown below, what is the read  $\Delta V$ ? (Hint: How much larger is  $I_{DSAT}$  for a transistor with  $V_{GS} = 1.2V$  than with  $V_{GS} = 0.65V$ ?)





$$E_{cL} = \frac{2v_{sut}}{M} L = 0.5V \quad V_{TN} = 0.2V$$

$$\frac{I_{OSAT} \left(V_{GS} = 1.2V\right)}{I_{OSAT} \left(V_{GS} = 0.65V\right)} = \frac{\left(1.2V - 0.2V\right)^{2} / \left(1.2V - 0.2V + 0.5V\right)}{\left(0.65V - 0.2V\right)^{2} / \left(0.65V - 0.2V + 0.5V\right)} \approx 3.13$$

So, even though access device is hulf as wide, its current would be higher than the pull-down device if  $\Delta V \approx 0$ . So, lets guess that both are in sat:  $\frac{1}{2} \frac{(1.2V - \Delta V - 0.2V)^2}{(1.2V - \Delta V - 0.2V) + 0.5V} = \frac{(0.65 V - 0.2V)^2}{(0.65 - 0.2V) + 0.5V} \rightarrow \Delta V \approx 278 \text{mV}$ 

Check our guess:

b) Assuming that in your answer to part a) you calculated that the pull-down device is saturated, how much faster does the SRAM cell pull down the bitline when the wordline is driven to 1.2V compared to if the wordline was driven to only 0.65V? (Note that most of the credit on this problem will be given for finding the right regions of operation and setting up the equations.)



When 
$$WL = 1.2V$$
:

I pulldown = I OSAT of the pull-down device

I pulldown  $\alpha = 0.24$ .  $\frac{(0.65V - 0.2V)^2}{(0.65V - 0.2V) + 0.5V}$ 

When  $WL = 0.65V$ :

 $0.12 \frac{1}{100} = 0.65V$ 
 $0.24 \frac{1}{100} = 0.65V$ 

Solve for  $\Delta V$ :

 $0.12 \frac{(0.65V - 0.2V - DV)^2}{0.65V - 0.2V - DV + 0.5V} = \frac{0.24 \text{ pm}}{0.1 \text{ pm}} \cdot \frac{100 \text{ cm}}{100 \text{ cm}} = \frac{0.24 \text{ pm}}{0.1 \text{ pm}} \cdot \frac{100 \text{ cm}}{100 \text{ cm}} = \frac{0.24 \text{ pm}}{0.1 \text{ pm}} \cdot \frac{100 \text{ cm}}{100 \text{ cm}} = \frac{0.24 \text{ (0.65V - 0.2V - DV)^2}}{0.12 \text{ (0.65V - 0.2V - 0.5V)^2}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.5V)}}{0.12 \text{ (0.65V - 0.2V - 0.5V)^2}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.5V)}}{0.12 \text{ (0.65V - 0.2V - 0.052V)^2}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.5V)}}{0.12 \text{ (0.65V - 0.2V - 0.052V)^2}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.5V - 0.2V - 0.05V)}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{0.12 \text{ (0.65V - 0.2V - 0.052V)^2}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{0.12 \text{ (0.65V - 0.2V - 0.052V)^2}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V - 0.052V)^2}}{1 \text{ pm}} = \frac{0.24 \text{ (0.65V - 0.2V - 0.052V - 0.0$ 

## Problem 2 - SRAM Design (from F'09 Final Exam)

For this problem we will be looking at a 256x32 SRAM (i.e., each wordline drives 32 cells, and each bitline has 256 cells on it), with each cell sized and implemented as shown below. You can assume that  $C_G = C_D = 2 f F / \mu m$ ,  $R_{sqn} = 10 k \Omega / \Box$ ,  $R_{sqp} = 20 k \Omega / \Box$ , that the transistors are quadratic (i.e., long-channel), and that you can ignore all wire parasitics.



a) (6 pts) Assuming you use a static decoder with only NAND2's and inverters, and that the input capacitance on each address input must be less than 2fF, what is the minimum delay of the decoder for this 256x32 memory? You should provide your answer in units of  $t_{FO4} = (4+\gamma)t_{inv}$ , and you can assume that the parasitic delay of all of the NAND gates is  $\gamma t_{inv}$  (i.e., the same as an inverter), and you can ignore the fact that you can't build a fractional number of stages.

**b)** (4 pts) For this same 256x32 SRAM, what is the delay (still in units of t<sub>FO4</sub>) from the wordline rising to the bitline crossing Vdd/2?



c) (8 pts) Now let's examine the effect of repartitioning the SRAM into a 128x64 array with 2-input MUXes selecting the appropriate final output, as shown below. Using your answers from parts a) and b), ignoring the capacitive loading of the MUX on the bitlines, and assuming that the delay of the MUX is 2 t<sub>FO4</sub>, now what is the total delay of the SRAM from Addr to Out?



# For decoder, 
$$F=2\cdot F_{256x32}$$
, but  $TB=\frac{TB_{256x32}}{2}$ .  
Since 7-input AND still needs 3 levels of NAND2's,  $TILE=TILE_{256x32}$ .  
So: PEdec,128x64 = PEdec,256x32  
Lytp,dec,128x64 = tp,dec,256x32 = 5.59 tpoy

- d) (8 pts) Now assuming that the SRAM is partitioned into a  $256/N_{part} \times 32*N_{part}$  array, what value of  $N_{part}$  results in the minimum total delay for the SRAM? You should assume that the overall logical effort of the decoder is independent of  $N_{part}$ , and that the delay of an N-input MUX is N  $t_{FO4}$ .
- \* Need equation for total delay as a function of Npart.
- of Npart since each address always needs to eventually drive but of the array (i.e., TTB.F is constant). Tolder=5.59 tous
- \* +p,BL = +p,BL,256x32 /Npurt = 25.6 +FOH
- \* tp, mux = Npurt troy

$$\frac{\partial^{4}\rho_{1}t_{1}}{\partial N\rho_{1}t_{1}} = -\frac{t\rho_{1}\rho_{2}, 256\times32}{N\rho_{1}^{2}t_{1}} + t\rho_{1}t_{2} = 0$$

$$L_{3} N\rho_{1}t_{1} + t\rho_{1}t_{2} = \sqrt{t\rho_{1}\beta_{2}, 256\times32/t\rho_{1}t_{2}}$$

### Problem 3 – Variable Block Carry Bypass Adder (from S'06 HW)

Consider a 24-bit, 6 stage carry-bypass adder with the following delays:  $t_{setup}=4$ ,  $t_{carry}=1$ ,  $t_{sum}=4$ ,  $t_{bypass}=2$ 



a) Identify the critical path through the adder. List the delays for each block along the critical path and give the total delay. Assume that each stage bypasses the same number of bits.

The critical path is through the setup of the first stage (specifically, the first bit of the first stage), through all four bits of the first stage's carry chain, through the first five bypass multiplexers, three bits of the last stage's carry chain, then through the final stage's sum. The last carry bit of the final stage does not affect the sum, only the carry out. Carry out through the final multiplexer is not on the critical path as the sum is slower.

The delays for each component of this are  $t_{setup}$ ,  $4t_{carry}$ ,  $3t_{bypass} + 2t_{bypass}$ ,  $3t_{carry}$ , and  $t_{sum}$  respectively. These add up to the expression given in equation 11.9 in the text, and substituting the given delays gives a total of 25. The critical path is grayed in figure 11-14.

b) Consider the setup delay and carry propagation of the second and third stages. These are not on the critical path and can be made slower without affecting performance. If we allow each stage to handle a different number of bits, what is the relationship between the number of bits per stage and the respective carry propagation delay? How many bits would you assign to each of the first three stages to minimize the delay from inputs to the carry output for the first 12 bits of the adder?

The worst case delay from the first stage's inputs through the setup, carry propagation and bypass to the start of the fourth stage is

 $t_{setup} + M_0*t_{carry} + 3t_{bypass} \qquad \text{where } M_0 \text{ is the number of bits in the first stage}.$  The delay for the second and third stages are similarly

$$\begin{aligned} t_{setup} + M_{1}*t_{carry} + 2t_{bypass} & \text{and} \\ t_{setup} + M_{2}*t_{carry} + t_{bypass} & \end{aligned}$$

Making all of these equal, we get that  $M_1$ -  $M_0 = M_2 - M_1 = t_{bypass}/t_{carry} = 2$ . Thus, the first, second, and third stages should add 2, 4 and 6 bits respectively.

The original critical path is now 2 carries shorter, for a total delay of 23 at the final sum output (it is also acceptable to just give the delay to the end of the third stage carry being now 12 instead of 14). The second and third stages are now also critical paths as well, with the same delay.

c) How many bits would you assign to each stage in the second half of the adder? What is/are the delays along the critical path(s) now?

Same approach as for part b, except the critical paths are now from the carry in from the third stage, to the sum outputs. Delays for each path are:

$$\begin{aligned} 2t_{bypass} + (M_5\text{-}1)t_{carry} + t_{sum} \\ t_{bypass} + (M_4\text{-}1)t_{carry} + t_{sum} \\ (M_3\text{-}1)t_{carry} + t_{sum} \end{aligned}$$

Making all of these equal, we get that  $M_4$ -  $M_5 = M_3 - M_4 = t_{bypass}/t_{carry} = 2$ . Thus, the fourth, fifth and sixth stages should add 6, 4 and 2 bits respectively.

The critical path to the final stage sum output is now another 2 carries shorter, for a total delay of 21. The fourth and fifth stage outputs are now also critical paths.

Note: parts a and c assumed that the sum logic for a bit has a delay of  $t_{sum}$  from its carry in to the sum out. From the structure of the mirror adder, one might consider  $t_{sum}$  to refer to the delay from the bit's own carry to its output, in which case the critical path delays would have one extra  $t_{carry.}$  (M instead of M-1) This does not affect the choice of stage widths and is acceptable for the answers.

## Problem 4 - Conditional Sum Adder (from F'06 HW)

Here is a neat adder structure called the conditional sum adder. Shown below is a 4-bit version of the circuit. Note that in the diagram, multiplexors are represented by switch-controlled arrows.



Using a pass-transistor implementation, the circuit schematic for each adder cell can be:



a) Derive Boolean equations for the four outputs of the one-bit conditional adder cell

$$S0 = A \oplus B$$
  $C0 = AB$ 

$$S1 = (A \oplus B)' C1 = A + B$$

b) Derive an expression for the propagation delay of the adder as a function of the number of Bits, N. Assume that the delay through each conditional cell is  $t_{cell}$  and that the delay of a MUX is  $t_{MUX}$ .

Basically, we need an additional level of multiplexors every time we double the number of bits. So...in the worst-case critical path, we must pass the carry-out from the least-significant bit all the way to the most-significant bit, which means that we must go through each MUX level. # of levels =  $\lceil \log_2 N \rceil$ . On top of that, we always need to calculate C0/C1 and S0/S1, so we have one cell delay.

Delay =  $tcell + \lceil log 2 \ N \rceil tMUX$